

#### Q1: Write SystemVerilog code to:

- 1. Create a fixed array my array of type integer and size 10 with default value 5 and display
- 2. Fill the array by 0, 2, 4, .... and so on, using for-each loop and display
- 3. Replace elements from index 1 to 5 by 7 (like this: {0,7,7,7,7,7,12,.....}) and display
- 4. Create a dynamic array dyn\_arr of type int, insert the last 6 elements of my\_array in it then display
- 5. Print the sum of elements more than 3 and the product of elements more than 4
- 6. Print the max, min, unique, and unique indexes of dyn\_arr.

## Q2: Write SystemVerilog code to:

- 1. Create a fixed array arr1 with 16 packed and 8 unpacked dimensions
- 2. Create a fixed array arr2 with 8 unpacked dimension and integer data type
- 3. Fill arr1 by index (arr1[i] = i) and arr2 by double of index (arr2[i] = 2i) and display
- 4. How do these 2 arrays take place in memory, Draw.
- 5. Create a dynamic array dyn and copy data from arr1 to it, show which dimension should be dynamic, and display

Q3: Your task is to develop a SystemVerilog testbench that verifies the RAM module using Package and class to randomize all inputs and test all cases. The verification should include:

- 1. Package (RAM\_pkg):
  - Containing a class called (RAM class):
    - a) Randomize all inputs (addr\_wr, addr\_rd, din, wr\_en, rd\_en, rst\_n).
    - b) Constraint on rst\_n to be active high most of time.
    - c) Constraint on wr en to be active 60%.
    - d) Constraint on rd en to be active 40%.
    - e) Constraint on rd\_en and wr\_en should not be high in the same time.



f) addr\_wr and addr\_rd should be within the valid address range.

# 2. Testbench (RAM\_tb):

- Import package (RAM\_pkg).
- Then create a class object and construct it by new function.
- Then randomize class object using (\$randomize) in for loop for many times to test all cases in read and write cases

### 3. Coverage Goals:

- Ensure all key functionalities are exercised.
- Generate a basic report summarizing the test results.

<u>Note:</u> You must use tasks in your testbench to improve modularity and code readability. Tasks should be implemented for common operations like writing to and reading from memory, ensuring better structure and reusability in the verification process.

# **Submission Requirements**

One PDF file having same requirements as last assignment

Good luck!